Behzad Razavi
#81,459
Most Influential Person Now
Behzad Razavi's AcademicInfluence.com Rankings
Behzad Razaviengineering Degrees
Engineering
#1765
World Rank
#2532
Historical Rank
Electrical Engineering
#249
World Rank
#286
Historical Rank
Download Badge
Engineering
Behzad Razavi's Degrees
- PhD Electrical Engineering Stanford University
- Masters Electrical Engineering Stanford University
Why Is Behzad Razavi Influential?
(Suggest an Edit or Addition)Behzad Razavi's Published Works
Published Works
- RF Microelectronics (1997) (2562)
- Design of Analog CMOS Integrated Circuits (1999) (2446)
- A General Theory of Phase Noise in Electrical Oscillators (2003) (1685)
- Design considerations for direct-conversion receivers (1997) (1247)
- A study of injection locking and pulling in oscillators (2004) (1093)
- Principles of Data Conversion System Design (1994) (1034)
- A study of phase noise in CMOS oscillators (1996) (1013)
- Monolithic phase-locked loops and clock recovery circuits : theory and design (1996) (533)
- Design techniques for high-speed, high-resolution comparators (1992) (519)
- A 60-GHz CMOS receiver front-end (2006) (360)
- Stacked inductors and transformers in CMOS technology (2001) (335)
- Design of intergrated circuits for optical communications (2002) (293)
- 10-Gb/s limiting amplifier and laser/modulator driver in 0.18-μm CMOS technology (2003) (277)
- A 10-Gb/s CMOS clock and data recovery circuit with a half-rate linear phase detector (2001) (271)
- RF Microelectronics (2nd Edition) (Prentice Hall Communications Engineering and Emerging Technologies Series) (2011) (257)
- Cognitive Radio Design Challenges and Techniques (2010) (233)
- Analysis and modeling of bang-bang clock and data recovery circuits (2004) (230)
- Impact of distributed gate resistance on the performance of MOS devices (1994) (227)
- Fundamentals Of Microelectronics (2006) (220)
- Design Considerations for Interleaved ADCs (2013) (217)
- An 8-bit 150-MHz CMOS A/D converter (1999) (217)
- A UWB CMOS transceiver (2005) (216)
- The StrongARM Latch [A Circuit for All Seasons] (2015) (209)
- Design of high-speed, low-power frequency dividers and phase-locked loops in deep submicron CMOS (1995) (192)
- Design of Millimeter-Wave CMOS Radios: A Tutorial (2009) (184)
- Challenges in portable RF transceiver design (1996) (179)
- A 10-Gb/s CMOS clock and data recovery circuit with a half-rate binary phase/frequency detector (2003) (172)
- A low-power 2.4-GHz transmitter/receiver CMOS IC (2003) (168)
- On the Use of MOS Varactors in RF VCO's (2003) (155)
- A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-/spl mu/m CMOS technology (2000) (142)
- A 300-GHz Fundamental Oscillator in 65-nm CMOS Technology (2010) (142)
- 40-Gb/s amplifier and ESD protection circuit in 0.18-/spl mu/m CMOS technology (2004) (135)
- A 5.2-GHz CMOS receiver with 62-dB image rejection (2000) (133)
- A 40 Gb/s clock and data recovery circuit in 0.18 μm CMOS technology (2003) (129)
- A 1.8 GHz CMOS voltage-controlled oscillator (1997) (128)
- A 5-GHz direct-conversion CMOS transceiver (2003) (127)
- An 11b 800MS/s Time-Interleaved ADC with Digital Background Calibration (2007) (127)
- Prospects of CMOS technology for high-speed optical communication circuits (2001) (126)
- Challenges in the design of frequency synthesizers for wireless applications (1997) (124)
- A 2-GHz CMOS image-reject receiver with LMS calibration (2003) (120)
- - Gb / s Limiting Amplifier and Laser / Modulator Driver in 0 . 18-m CMOS Technology (2001) (118)
- The Modeling, Characterization, and Design of Monolithic Inductors for Silicon RF IC's (2003) (117)
- Designing BangBang PLLs for Clock and Data Recovery in Serial Data Transmission Systems (2003) (116)
- Architectures and circuits for RF CMOS receivers (1998) (116)
- A 40 Gb/s clock and data recovery circuit in 0.18 /spl mu/m CMOS technology (2003) (114)
- A CMOS clock recovery circuit for 2.5-Gb/s NRZ data (2001) (113)
- Design techniques for low-voltage high-speed digital bipolar circuits (1994) (110)
- A Millimeter-Wave CMOS Heterodyne Receiver With On-Chip LO and Divider (2008) (107)
- A 2.4-GHz CMOS receiver for IEEE 802.11 wireless LANs (1999) (103)
- An 8 Bit 4 GS/s 120 mW CMOS ADC (2013) (97)
- A Modeling Approach for ¿¿ FractionalN Frequency Synthesizers Allowing Straightforward Noise Analysis (2003) (93)
- High-Speed CMOS Circuits for Optical Receivers (2001) (90)
- A 13.4-GHz CMOS frequency divider (1994) (89)
- A 60GHz direct-conversion CMOS receiver (2005) (86)
- Gadgets Gab at 60 Ghz (2008) (84)
- A stabilization technique for phase-locked frequency synthesizers (2001) (83)
- Channel Selection at RF Using Miller Bandpass Filters (2014) (81)
- A 10Gb/s CMOS adaptive equalizer for backplane applications (2005) (80)
- Clock Recovery from Random Binary Signals (1996) (80)
- A 12-b 5-Msample/s two-step CMOS A/D converter (1992) (78)
- A 10-Bit 800-MHz 19-mW CMOS ADC (2013) (76)
- A 25-Gb/s 5-mW CMOS CDR/Deserializer (2013) (75)
- Principles of data conversion system design / Behzad Razavi (1995) (73)
- A 2.4 GHz 4 mW Integer-N Inductorless RF Synthesizer (2016) (71)
- Systematic Transistor and Inductor Modeling for Millimeter-Wave Design (2009) (70)
- A 2.6 GHz/5.2 GHz CMOS voltage-controlled oscillator (1999) (68)
- Analysis of Phase Noise in Phase/Frequency Detectors (2013) (68)
- A direct conversion CMOS transceiver for IEEE 802.11a WLANs (2003) (64)
- Problem of timing mismatch in interleaved ADCs (2012) (62)
- A 2 . 4-GHz CMOS Receiver for IEEE 802 . 11 Wireless LAN ’ s (1999) (62)
- A study of injection pulling and locking in oscillators (2003) (62)
- A 622 Mb/s 4.5 pA//spl radic/Hz CMOS transimpedance amplifier [for optical receiver front-end] (2000) (61)
- A Versatile Clock Recovery Architecture and Monolithic Implementation (1996) (61)
- A 10 Gb/s CMOS clock and data recovery circuit with frequency detection (2001) (55)
- Low-Power CMOS Equalizer Design for 20-Gb/s Systems (2011) (54)
- Room temperature 0.1 /spl mu/m CMOS technology with 11.8 ps gate delay (1993) (51)
- The Role of PLLs in Future Wireline Transmitters (2009) (51)
- A 60GHz CMOS Receiver Using a 30GHz LO (2008) (51)
- A 2.5-Gb/s 15-mW clock recovery circuit (1996) (50)
- An RF Receiver for Intra-Band Carrier Aggregation (2015) (50)
- LowJitter ProcessIndependent DLL and PLL Based on SelfBiased Techniques (2003) (49)
- A mm-Wave CMOS Heterodyne Receiver with On-Chip LO and Divider (2007) (49)
- Charge steering: A low-power design paradigm (2013) (48)
- A single-chip dual-band direct-conversion IEEE 802.11a/b/g WLAN transceiver in 0.18-/spl mu/m CMOS (2005) (48)
- A 125-MHz CMOS mixed-signal equalizer for Gigabit Ethernet on copper wire (2001) (47)
- A single-chip dual-band direct-conversion IEEE 802.11a/b/g WLAN transceiver in 0.18-μm CMOS (2005) (47)
- The Bootstrapped Switch [A Circuit for All Seasons] (2015) (46)
- Phase-Locking In High-Performance Systems (2003) (46)
- Estimation Methods for Quality Factors of Inductors Fabricated in Silicon Integrated Circuit Process Technologies (2003) (43)
- Design of monolithic phase-locked loops and clock recovery circuitsDa tutorial (1996) (42)
- Transmitter Linearization by Beamforming (2011) (41)
- A 6 GHz 68 mW BiCMOS phase-locked loop (1994) (41)
- A 2 GHz, 6 mW BiCMOS frequency synthesizer (1995) (40)
- RF CMOS transceivers for cellular telephony (2003) (40)
- A self-calibrating 900-MHz CMOS image-reject receiver (2000) (40)
- Tail Current Noise Suppression in RF CMOS VCOs (2003) (40)
- Mutual Injection Pulling Between Oscillators (2006) (40)
- PLL/DLL System Noise Analysis for Low Jitter Clock Synthesizer Design (1996) (39)
- Fully Integrated CMOS PhaseLocked Loop with 15 to 240 MHz Locking Range and 50 ps Jitter (1996) (38)
- Phase-Locking in High-Performance Systems: From Devices to Architectures (2015) (38)
- Challenges in the design of cognitive radios1 (2009) (38)
- A 3State Phase Detector Can Improve Your Next PLL Design (1996) (37)
- Multi-decade carrier generation for cognitive radios (2009) (37)
- A 125-MHz mixed-signal echo canceller for Gigabit Ethernet on copper wire (2001) (36)
- An Adaptive PLL Tuning System Architecture Combining High Spectral Purity and Fast Settling Time (2003) (36)
- A 25 Gb/s 5.8 mW CMOS Equalizer (2015) (36)
- The Current-Steering DAC [A Circuit for All Seasons] (2018) (35)
- Design Considerations for Future RF Circuits (2007) (34)
- A Low-Power CMOS Receiver for 5 GHz WLAN (2015) (34)
- Design of Monolithic PhaseLocked Loops and Clock Recovery CircuitsA Tutorial (1996) (33)
- Active GHz Clock Network Using Distributed PLLs (2003) (33)
- Design of a 100-MHz 10-mW 3-V sample-and-hold amplifier in digital bipolar technology (1995) (32)
- Multiband UWB transceivers (2005) (32)
- A Simple Precharged CMOS Phase Frequency Detector (2003) (30)
- CMOS transceivers for the 60-GHz band (2006) (29)
- Heterodyne Phase Locking: A Technique for High-Speed Frequency Division (2007) (28)
- Relation Between Delay Line Phase Noise and Ring Oscillator Phase Noise (2014) (28)
- Design of CMOS Phase-Locked Loops: From Circuit Level to Architecture Level (2020) (28)
- PLL Design for a 500 MB/s Interface (1996) (28)
- The Cross-Coupled Pair?Part III [A Circuit for All Seasons] (2015) (28)
- 25.7 A 2.4GHz 4mW inductorless RF synthesizer (2015) (27)
- A Harmonic-Rejecting CMOS LNA for Broadband Radios (2012) (27)
- A 7.1 mW 1 GS/s ADC With 48 dB SNDR at Nyquist Rate (2013) (27)
- A 2 GHz CMOS image-reject receiver with sign-sign LMS calibration (2001) (27)
- A 6 GHz 60 mW BiCMOS phase-locked loop with 2 V supply (1994) (26)
- Physical Processes of Phase Noise in Differential LC Oscillators (2003) (26)
- Substrate Noise Coupling through Planar Spiral Inductor (2003) (26)
- 20.8 A 20mW GSM/WCDMA receiver with RF channel selection (2014) (26)
- A 320 MHz, 1.5 mW @ 1.35 V CMOS PLL for Microprocessor Clock Generation (2003) (25)
- RF IC design challenges (1998) (25)
- A 10-Gb/s CMOS clock and data recovery circuit (2000) (25)
- Modeling Op Amp Nonlinearity in Switched-Capacitor Sigma-Delta Modulators (2006) (25)
- A 2.75 Gb/s CMOS clock recovery circuit with broad capture range (2001) (24)
- Design of Integrated Circuits for Optical Communications Design of Integrated Circuits for Optical Communications Second Edition (2012) (24)
- Frequency-Based Measurement of Mismatches Between Small Capacitors (2006) (24)
- The role of monolithic transmission lines in high-speed integrated circuits (2002) (24)
- Recent advances in RF integrated circuits (1997) (24)
- Analysis of Metastability in Pipelined ADCs (2014) (24)
- A 12-bit 200-MS/s 3.4-mW CMOS ADC with 0.85-V supply (2015) (23)
- Modeling of jitter in bang-bang clock and data recovery circuits (2003) (23)
- A 200 MHz 15 mW BiCMOS sample-and-hold amplifier with 3 V supply (1995) (22)
- Superharmonic InjectionLocked Frequency Dividers (2003) (22)
- A 2.4 GHz 34 mW CMOS transceiver for frequency-hopping and direct-sequence applications (2001) (21)
- A Tale of Two ADCs: Pipelined Versus SAR (2015) (21)
- Predicting the Phase Noise and Jitter of PLLBased Frequency Synthesizers (2003) (21)
- Jitter-Power Trade-Offs in PLLs (2021) (21)
- On the Stability of Charge-Pump Phase-Locked Loops (2016) (20)
- A CMOS direct-conversion transceiver for IEEE 802.11a/b/g WLANs (2004) (20)
- TSPC Logic [A Circuit for All Seasons] (2016) (19)
- The Bridged T-Coil [A Circuit for All Seasons] (2015) (18)
- A Semidigital Dual DelayLocked Loop (2003) (18)
- The future of radios (2015) (18)
- Design of half-rate clock and data recovery circuits for optical communication systems (2001) (17)
- The Transimpedance Amplifier [A Circuit for All Seasons] (2019) (16)
- A comparison of electrical and optical clock networks in nanometer technologies (2005) (16)
- Rotary TravelingWave Oscillator Arrays: A New Clock Technology (2003) (16)
- A CMOS Frequency Synthesizer with an InjectionLocked Frequency Divider for a 5GHz Wireless LAN Receiver (2003) (16)
- Design of CMOS Phase-Locked Loops (2020) (16)
- A Monolithic 480 Mb/s Parallel AGC/Decision/ClockRecovery Circuit in 1.2m CMOS (1996) (15)
- A 20Gb/s 40mW equalizer in 90nm CMOS technology (2010) (15)
- 2.4 A 25Gb/s 5.8mW CMOS equalizer (2014) (15)
- The Cross-Coupled Pair - Part I [A Circuit for All Seasons] (2014) (15)
- A CMOS interface circuit for detection of 1.2 Gb/s RZ data (1999) (15)
- The Delta-Sigma Modulator [A Circuit for All Seasons] (2016) (14)
- A 0.5m CMOS 4.0Gbit/s Serial Link Transceiver with Data Recovery Using Oversampling (2003) (14)
- A Fully Integrated UWB PHY in 0.13/spl mu/m CMOS (2006) (14)
- An Alternative Analysis of Noise Folding in Fractional-N Synthesizers (2018) (14)
- A high performance super self-aligned 3 V/5 V BiCMOS technology with extremely low parasitics for low-power mixed-signal applications (1995) (14)
- A New DAC Mismatch Shaping Technique for Sigma–Delta Modulators (2010) (14)
- The Ring Oscillator [A Circuit for All Seasons] (2019) (13)
- Jitter and Phase Noise in Ring Oscillators (2003) (13)
- An 80-Gb/s 44-mW Wireline PAM4 Transmitter (2018) (13)
- The Bandgap Reference [A Circuit for All Seasons] (2016) (13)
- A Simple Model of Feedback Oscillator Noise Spectrum (1996) (13)
- A layout technique for millimeter-wave PA transistors (2011) (13)
- A 40-Gb/s Clock and Data Recovery Circuit in (2003) (12)
- The Cross-Coupled Pair - Part II [A Circuit for All Seasons] (2014) (12)
- A low-power 60-GHz CMOS transceiver for WiGig applications (2013) (12)
- The Delay-Locked Loop [A Circuit for All Seasons] (2018) (12)
- Towards Neuromote: A Single-Chip, 100-Channel, Neural-Signal Acquisition, Processing, and Telemetry Device (2007) (12)
- 16.5 A Fractional-N Synthesizer with 110fsrms Jitter and a Reference Quadrupler for Wideband 802.11ax (2019) (12)
- A Fully Integrated SiGe Receiver IC for 10Gb/s Data Rate (2003) (12)
- Receiver for Dual-Band Applications (1998) (12)
- A Family of LowPower Truly Modular Programmable Dividers in Standard 0.35m CMOS Technology (2003) (11)
- Phase-locking in wireline systems: Present and future (2008) (11)
- The Cross-Coupled Pair—Part II (2014) (11)
- A 2.4-GHz 6.4-mW Fractional-N Inductorless RF Synthesizer (2016) (11)
- A 40-Gb/s 14-mW CMOS Wireline Receiver (2017) (11)
- CMOS Transceivers at 60 GHz and Beyond1 (2007) (10)
- The role of translational circuits in RF receiver design (2014) (10)
- A QFactor Enhancement Technique for Mmic Inductors (2003) (10)
- A 10-bit 1-GS/s CMOS ADC with FOM = 70 fJ/conversion (2012) (10)
- A 40Gb/s Integrated Clock and Data Recovery Circuit in a 50GHz fT Silicon Bipolar Technology (2003) (10)
- Heterodyne Phase Locking: A Technique for High-Frequency Division (2007) (10)
- BEST2-a high performance super self-aligned 3 V/5 V BiCMOS technology with extremely low parasitics for low-power mixed-signal applications (1994) (10)
- A fast simulator for pipelined A/D converters (2009) (10)
- A 40-Gb/s 9.2-mW CMOS equalizer (2015) (9)
- A harmonic-rejecting CMOS LNA for broadband radios (2013) (9)
- A receiver architecture for intra-band carrier aggregation (2014) (8)
- A 27mW CMOS FractionalN Synthesizer Using Digital Compensation for 2.5Mb/s GFSK Modulation (2003) (8)
- Testing and Characterization (1995) (8)
- 19.5 A 2.4GHz RF fractional-N synthesizer with 0.25fREF BW (2017) (8)
- Lower Bounds on Power Consumption of Clock Generators for ADCs (2020) (8)
- The Flash ADC [A Circuit for All Seasons] (2017) (8)
- Startup and Frequency Stability in HighFrequency Oscillators (1996) (8)
- The Low Dropout Regulator [A Circuit for All Seasons] (2019) (8)
- Ta 9.7 a 622mb/s 4.5pa/√ √ √ √ √hz Cmos Transimpedance Amplifier* (2000) (8)
- A noninvasive channel-select filter for a CMOS Bluetooth receiver (2002) (7)
- Design requirements of 20-Gb/s serial links using multi-tone signaling (2009) (7)
- The Design of a Comparator [The Analog Mind] (2020) (7)
- LowPower LowPhaseNoise Differentially Tuned Quadrature VCO Design in Standard CMOS (2003) (7)
- The Switched-Capacitor Integrator [A Circuit for All Seasons] (2017) (7)
- The Harmonic-Rejection Mixer [A Circuit for All Seasons] (2018) (6)
- An Inductorless 20-Gb/s CDR With High Jitter Tolerance (2019) (6)
- A New PhaseLocked Loop Timing Recovery Method for Digital Regenerators (1996) (6)
- The Biquadratic Filter [A Circuit for All Seasons] (2018) (6)
- 6.6 A Fully Integrated UWB PHY in 0.13µm CMOS (2006) (6)
- A 19-GHz PLL with 20.3-fs Jitter (2021) (6)
- Design of PLLBased Clock Generation Circuits (1996) (6)
- A 10-Gb/s CMOS Merged Adaptive Equalizer/CDR Circuit for Serial-Link Receivers (2006) (6)
- A 10Gb/s CDR/DEMUX with LC Delay Line VCO in 0.18m CMOS (2003) (6)
- A 5-GHz 11.6-mW CMOS receiver for IEEE 802.11a applications (2013) (6)
- Design of HighQ Varactors for LowPower Wireless Applications Using a Standard CMOS Process (2003) (6)
- A 40-GHz frequency divider in 0.18-/spl mu/m CMOS technology (2003) (6)
- A 155MHz Clock Recovery Delayand PhaseLocked Loop (1996) (6)
- A 2V 900MHz Monolithic CMOS DualLoop Frequency Synthesizer for GSM Receivers (2003) (6)
- A Digital Phase and Frequency Sensitive Detector (1996) (5)
- U-PAS: A user-friendly ADC simulator for courses on analog design (2009) (5)
- The Design of a Bootstrapped Sampling Circuit [The Analog Mind] (2021) (5)
- The Active Inductor [A Circuit for All Seasons] (2020) (5)
- Low voltage techniques for high speed digital bipolar circuits (1993) (5)
- A 32-mW 40-Gb/s CMOS NRZ transmitter (2018) (5)
- The Decision-Feedback Equalizer [A Circuit for All Seasons] (2017) (5)
- A 32-Gb/s 9.3-mW CMOS equalizer with 0.73-V supply (2014) (5)
- A 10Gb/s CMOS Clock and Data Recovery Circuit with a HalfRate Linear Phase Detector (2003) (5)
- A 2.5Gb/s Clock and Data Recovery IC with Tunable Jitter Characteristics for Use in LAN's and WAN's (2003) (5)
- A Portable Digital DLL for HighSpeed CMOS Interface Circuits (2003) (5)
- A 25-Gb/s 5-mWCMOS CDR/deserializer (2012) (5)
- A 56-Gb/s 50-mW NRZ Receiver in 28-nm CMOS (2021) (5)
- Analysis, Design, and Optimization of Spiral Inductors and Transformers for Si RF I's (2003) (5)
- A 1.6GHz Dual Modulus Prescaler Using the Extended TrueSinglePhaseClock CMOS Circuit Technique (ETSPC) (2003) (5)
- A LowNoise, LowPower VCO with Automatic Amplitude Control for Wireless Applications (2003) (5)
- Analysis and Design of an Optimally Coupled 5GHz Quadrature LC Oscillator (2003) (5)
- Clock and Data Recovery (2003) (5)
- Analysis of Timing Jitter in CMOS Ring Oscilators (1996) (5)
- 11.7 A 56Gb/s 50mW NRZ Receiver in 28nm CMOS (2021) (4)
- A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-/spl mu/m CMOS technology (1999) (4)
- Translational Circuits [A Circuit for All Seasons] (2016) (4)
- A 2.6GHz/5.2GHz Frequency Synthesizer in 0.4m CMOS Technology (2003) (4)
- The Crystal Oscillator [A Circuit for All Seasons] (2017) (4)
- A 30MHz Hybrid Analog/Digital Clock Recovery Circuit in 2m CMOS (1996) (4)
- The R-2R and C-2C Ladders [A Circuit for All Seasons] (2019) (4)
- A 56-Gb/s 8-mW PAM4 CDR/DMUX with High Jitter Tolerance (2021) (4)
- A ΔΣ CMOS ADC with 80-dB dynamic range and 31-MHz signal bandwidth (2009) (4)
- Next-generation RF circuits and systems (1997) (4)
- A Monolithic 622Mb/s Clock Extraction Data Retiming Circuit (1996) (4)
- Clock/Data Recovery PLL Using HalfFrequency Clock (2003) (4)
- SiGe Clock and Data Recovery IC with LinearType PLL for 10Gb/s SONET Application (2003) (4)
- Practical Approach Augurs PLL Noise in RF Synthesizers (1996) (4)
- Devices and Circuits for PhaseLocked Systems (2003) (4)
- Design of CMOS Transceivers for MB-OFDM UWB Applications (2008) (3)
- Error Reduction Techniques in Geometric Programming based Mixed-Mode Circuit Design Optimization (2004) (3)
- CMOS phase-locked loops for frequency synthesis (2010) (3)
- A 100-MHz 10-mW All-NPN Sample-and-Hold Circuit with 3-V Supply (1994) (3)
- The Design Of Broadband I/O Circuits [The Analog Mind] (2021) (3)
- A 4-tap 125-MHz mixed-signal echo canceller for Gigabit Ethernet on copper wire (2000) (3)
- Historical Trends in Wireline Communications: 60? Improvement in Speed in 20 Years (2015) (3)
- A 14 µM × 26 µM 20-GB/S 3-MW CDR Circuit with High Jitter Tolerance (2018) (3)
- A 2.4-GHz RF Fractional-N Synthesizer With BW = 0.25fREF (2018) (3)
- A 1.1GHz CMOS FractionalN Frequency Synthesizer with a 3b ThirdOrder ¿¿ Modulator (2003) (3)
- Frequency Detectors for PLL Acquisition in Timing and Carrier Recovery (1996) (3)
- A DualLoop DelayLocked Loop Using Multiple VoltageControlled Delay Lines (2003) (3)
- A 0.4–6 GHz Receiver for Cellular and WiFi Applications (2022) (3)
- Fast Switching Frequency Synthesizer with a DiscriminatorAided Phase Detector (2003) (3)
- Historical Trends in Wireline Communications (2015) (3)
- 23.8 A 40Gb/s 14mW CMOS wireline receiver (2016) (3)
- The Design of an Equalizer—Part One [The Analog Mind] (2021) (3)
- Analyze PLLs with Discrete Time Modeling (1996) (3)
- A 1.57GHz Fully Integrated Very LowPhaseNoise Quadrature VCO (2003) (3)
- A Digital RF Transmitter With Background Nonlinearity Correction (2020) (3)
- A 6GHz Integrated PhaseLocked Loop Using AlGaAs/GaAs Heterojunction Bipolar Transistors (1996) (2)
- 4 A lO-Gb / s CMOS Clock and Data Recovery Circuit (2000) (2)
- 26.6 a 2.4ghz 34mw Cmos Transceiver for Frequency- Hopping and Direct-sequence Applications (2001) (2)
- A Tale of Two ADCs (2015) (2)
- Building Blocks of Data Conversion Systems (1995) (2)
- A 6GHz 60mW BiCMOS PhaseLocked Loop with 2V Supply (1996) (2)
- CellBased Fully Integrated CMOS Frequency Synthesizers (1996) (2)
- Measurements and Analysis of PLL Jitter Caused by Digital Switching Noise (2003) (2)
- A CirCuit for All SeASonS (2015) (2)
- CMOS DLLBased 2V 3.2ps Jitter 1GHz Clock Synthesizer and TemperatureCompensated Tunable Oscillator (2003) (2)
- A 200MHz CMOS PhaseLocked Loop with Dual Phase Detectors (1996) (2)
- Instrument Design and Performance of the High-Frequency Airborne Microwave and Millimeter-Wave Radiometer (2019) (2)
- GaAs Monolithic Phase/Frequency Discriminator (1996) (2)
- Recent developments in RF receivers (2014) (2)
- A lO-Gb/s CMOS Clock and Data Recovery Circuit (2000) (2)
- A WideBandwidth LowVoltage PLL for PowerPC Microprocessors (1996) (2)
- The Design of a Low-Voltage Bandgap Reference [The Analog Mind] (2021) (2)
- Introduction to Data Conversion and Processing (1995) (2)
- A 0.4-6 GHz Receiver for LTE and WiFi (2021) (2)
- A 300GHz 52mW CMOS Receiver with On-Chip LO Generation (2022) (2)
- A Monolithic 156 Mb/s Clock and Data Recobery PLL Circuit Using the SampleandHold Technique (1996) (2)
- 40Gb/s amplifier and ESD protection circuit in 0.18/spl mu/m CMOS technology (2004) (2)
- LOW-POWER, LOW-VOLTAGE DESIGN—AN OVERVIEW (1994) (2)
- 10Gb/s limiting amplifier and laser/modulator driver in 0.18/spl mu/m CMOS technology (2003) (2)
- A 1.2 GHz CMOS DualModulus Prescaler Using New Dynamic DType FlipFlops (2003) (1)
- DelayLocked Loops An Overview (2003) (1)
- A 2.4-GHz 6.4-mW fractional-N inductorless RF synthesizer (2017) (1)
- TP 3.1: A 1.5V 9OOMHz Downconversion Mixer (1996) (1)
- Design Study of a 900 MHz/1.8 GHz CMOS Transceiver for Dual-Band Applications (2002) (1)
- A Si Bipolar Phase and Frequency Detector IC for Clock Extraction up to 8 Gb/s (1996) (1)
- Correction to "A 40-Gb/s Clock and Data Recovery Circuit in 0.18μm CMOS Technology" (2005) (1)
- Will continued process-node shrinks kill high-performance analog design? (2005) (1)
- An AllAnalog Multiphase DelayLocked Loop Using a Replica Delay Line for WideRange Operation and LowJitter Performance (2003) (1)
- A LowJitter 1251250MHz ProcessIndependent and RipplePoleless 0.18m CMOS PLL Based on a SampleReset Loop Filter (2003) (1)
- A 2.5-Gb/s clock recovery circuit for NRZ data in 0.4-/spl mu/m CMOS technology (2000) (1)
- A 2 . 4-GHz RF Fractional-N Synthesizer With BW = 0 (2018) (1)
- Design Techniques for High-Speed Wireline Transmitters (2021) (1)
- Microelectronics, 2Nd Edition (2018) (1)
- A 960Mb/s/pin Interface for SkewTolerant Bus Using Low Jitter PLL (2003) (1)
- Two-step CMOS AID Converter (1992) (1)
- A 660Mb/s CMOS Clock Recovery Circuit with Instantaneous Locking for NRZ Data and BurstMode Transmission (1996) (1)
- A new receiver architecture for multiple-antenna systems (2005) (1)
- A 1.5V 86mW/ch 8Channel 6223125Mb/s/ch CMOS SerDes Macrocell with Selectable Mul/Demul Ratio (2003) (1)
- Receiver Design for Wireless LAN Applications (1999) (1)
- A 21600MHz CMOS Clock Recovery PLL with LowVdd Capability (2003) (1)
- Behavioral Representation for VCO and Detectors in PhaseLock Systems (1996) (1)
- Optimization of PhaseLocked Loop Performance in Data Recovery Systems (1996) (1)
- An Analog PLLBased Clock and Data Recovery Circuit with High Input Jitter Tolerance (1996) (1)
- Introduction to the IEEE Solid-State Circuits Letters (2018) (1)
- A Low Jitter 0.3165 MHz CMOS PLL Frequency Synthesizer for 3 V/5 V Operation (2003) (1)
- A 1.8GHz SelfCalibrated PhaseLocked Loop with Precise I/Q Matching (2003) (1)
- A 56GHz 23mW Fractional-N PLL with 110fs Jitter (2022) (1)
- AnalogtoDigital Converter Architectures (1995) (1)
- Design Techniques for High-speed, High-Resolution (1992) (1)
- with Frequency Detection (2001) (1)
- A RegisterControlled Symmetrical DLL for DoubleDataRate DRAM (2003) (1)
- Low-Power Techniques for Wireline Systems (2021) (1)
- A Fully Integrated 40Gb/s Clock and Data Recovery IC With 1:4 DEMUX in SiGe Technology (2003) (1)
- PLL Design Considerations (2020) (0)
- Jitter in Ring Oscillators (2003) (0)
- Wide-Band Airborne Microwave and Millimeter-Wave Radiometers to Provide High-Resolution Wet-Tropospheric Path Delay Corrections for Coastal and Inland Water Altimetry (2013) (0)
- Design of Differential and Multiphase Ring Oscillators (2020) (0)
- Clock Generation by PLLs and DLLs (2003) (0)
- Advanced Oscillator Concepts (2020) (0)
- A WideRange DelayLocked Loop with a Fixed Latency of One Clock Cycle (2003) (0)
- Mutual Injection Pulling Between Oscillators 1 (2006) (0)
- 35GHz Static and 48GHz Dynamic Frequency Divider IC's Using 0.2m AlGaAs/GaAsHEMT's (2003) (0)
- 12-2 A 2 . 6-GHzE . 2-GHz Frequency Synthesizer in 0 . 4pm CMOS Technology (1999) (0)
- Breaking the Speed-Power Tradeoffs in Broadband Circuits: Reviewing design techniques for transceivers up to 56 GHz (2022) (0)
- Advanced Clock and Data Recovery Principles (2020) (0)
- An 8 GHz Silicon Bipolar ClockRecovery and DataRegenerator IC (1996) (0)
- 5 . 2-GHz CMOS HIPERLAN Transceivers (1999) (0)
- Short Course: PLLs, Clocking, and Clock Distribution (2021) (0)
- LC Oscillator Design (2020) (0)
- A LowJitter WideRange SkewCalibrated DualLoop DLL Using Antifuse Circuitry for HighSpeed DRAM (2003) (0)
- A 2.5mW BiCMOS Clock Recovery Circuit (1996) (0)
- Basic PLL Architectures (2020) (0)
- Design Of Analog Cmos Integrated Circuits Solution Manual (2017) (0)
- An Integrated PLL Clock Generator for 275 MHz Graphic Displays (1996) (0)
- Noise in Relaxation Oscillators (1996) (0)
- Channel Selection at RF Using (2014) (0)
- A 30128 MHz Frequency Synthesizer Standard Cell (1996) (0)
- LowNoise VoltageControlled Oscillators Using Enhanced LCTanks (2003) (0)
- Design of Inverter-Based Ring Oscillators (2020) (0)
- A LowNoise FastLock PhaseLocked Loop with Adaptive Bandwidth Control (2003) (0)
- A Monolithic 2.3nW Clock and Data Recovery Circuit in Silicon Bipolar Technology (1996) (0)
- LowPower Dividerless Frequency Synthesis Using Aperture Phase Detection (2003) (0)
- From Red to Gold: The Rise of IEEE Journal of Solid-State Circuits to a High-Impact Journal (2016) (0)
- Temperature Dependence of Q and Inductance in Spiral Inductors Fabricated in a SiliconGennanium/BiCMOS Technology (2003) (0)
- Wireless Communication Development (2009) (0)
- A Fully Integrated CMOS Frequency Synthesizer with ChargeAveraging Charge Pump and DualPath Loop Filter for PCS and CellularCDMA Wireless Systems (2003) (0)
- Behzad Razavi Phase-Locking in High-Performance Systems : From Devices to Architectures Category : Performance Optimization (0)
- Cellular and wireless LAN transceivers: From systems to circuit design (2011) (0)
- Hz CMOS Transimpedance Amplifier (2000) (0)
- Properties of Frequency Difference Detectors (1996) (0)
- SSCS Conducts Its First International Circuit Design Contest [Society News] (2018) (0)
- MOS Oscillators with MultiDecade Tuning Range and Gigahertz Maximum Speed (1996) (0)
- SP 23.6: A 1.8GHz CMOS Voltage-Controlled Oscillator (1997) (0)
- IEEE Solid-State Circuits Letters: A New IEEE Publication [Society News] (2017) (0)
- Behavioral Simulation Techniques for PhaselDelayLocked Systems (1996) (0)
- Design of high-speed low-power sample-and-hold amplifiers for low-voltage applications (1995) (0)
- A PhaseLocked Loop with Digital Frequency Comparator for Timing Signal RecoveryThis work was supported by Telecomunicaes do Brasil S/A, under contract TELEBRS/UNICAMP 139/76. (1996) (0)
- A CMOS Monolothic ¿¿Controlled FractionalN Frequency Synthesizer for DSC1800 (2003) (0)
- Analysis of PhaseLocked Timing Extraction Circuits for Pulse Code Transmission (1996) (0)
- A 27-73 GHz Injection-Locked Frequency Divider (2021) (0)
- A LowJitter PLL Clock Generator for Microprocessors with Lock Range of 340612 MHz (2003) (0)
- Cutting-edge tutorials (2008) (0)
- OnChip Spiral Inductors with Patterned Ground Shields for SiBased RF IC^apos;s (2003) (0)
- Introduction to Jitter and Phase Noise (2020) (0)
- Modeling and Simulation of an Analog Charge Pump PhaseLocked Loop (1996) (0)
- Digital Phase Locked Loop Design And Layout Epdf Download (2021) (0)
- NMOS IC's for Clock and Data Regeneration in GigabitperSecond OpticalFiber Receivers (1996) (0)
- Direct-Conversion CMOS (2002) (0)
- Digital Phase-Locked Loops (2020) (0)
- A Bipolar 1 GHz MultiDecade Monolithic Variablefrequency Oscillator (1996) (0)
- A 1.75GHz/3V DualModulus Divideby128/129 Prescaler in 0.7m CMOS (2003) (0)
- PLL Design Study (2020) (0)
- A LowPhaseNoise 5GHz Quadrature CMOS VCO using CommonMode Inductive Coupling (2003) (0)
- Clock and Data Recovery Circuits (1996) (0)
- Clock and Data Recovery IC for 40Gb/s FiberOptic Receiver (2003) (0)
- DIFFERENT LINEARIZING TECHNIQUES TO IMPROVE ELECTROMAGNETIC COMPATIBILITY IN SIGE LNA (2005) (0)
- MixedMode Simulation of PhaseLocked Loops (1996) (0)
- ECE518 Memory/Clock Synchronization IC Design (2013) (0)
- The Macro Modeling of PhaseLocked Loops for the SPICE Simulator (1996) (0)
- Broad Capture Range (2001) (0)
- DigitaltoAnalog Converter Architectures (1995) (0)
- The Effect of Varactor Nonlinearity on the Phase Noise of Completely Integrated VCOs (2003) (0)
- Editorial Welcome to the New Editor-in-Chief (2021) (0)
- Analysis of Second-Order Intermodulation in Miller Bandpass Filters (2017) (0)
- HighSpeed Architecture for a Programmable Frequency Divider and a DualModulus Prescaler (2003) (0)
- The z-Transform for Analog Designers [The Analog Mind] (2020) (0)
- zDomain Model for DiscreteTime PLL's (1996) (0)
- A BiCMOS PLLBased Data Separator Circuit with High Stability and Accuracy (1996) (0)
- OnChip Measurement of the Jitter Transfer Function of ChargePump PhaseLocked Loops (2003) (0)
- A SelfCorrecting Clock Recovery Circuit (1996) (0)
- TRANSMITTING AND RECEIVING RF SIGNALS THROUGH VARIOUS RADIO INTERFACES OF COMMUNICATION SYSTEMS (2017) (0)
- Phase Noise in LC Oscillators (2003) (0)
- CHAPTER 4 DESIGN OF HIGH PERFORMANCE LOW CURRENT MISMATCH CHARGE PUMP 4 (2014) (0)
- A Fully Integrated veo at 2 GHz (2003) (0)
- DeltaSigma FractionalN PhaseLocked Loops (2003) (0)
- Sampleand-Hold Amplifier with 3V Supply (1995) (0)
- The Effects of Noise in Oscillators (1996) (0)
- A 900-MHz/f.$-GHz CMOS Transmitter for Dual-Band Applications (1998) (0)
- A 2.4-GHz RF Fractional-<inline-formula> <tex-math notation="LaTeX">${N}$ </tex-math> </inline-formula> Synthesizer With BW <inline-formula> <tex-math notation="LaTeX">$= 0.25f_{\mathrm{ REF}}$ </tex-math> </inline-formu (2018) (0)
- A PLLBased 2.5Gb/s GaAs Clock and Data Regenerator IC (1996) (0)
- Clock and Data Recovery Fundamentals (2020) (0)
- Recent advances in RF integrated circuits : VLSI in communications (1997) (0)
- Editor’s Biography (2020) (0)
- The Design of an Equalizer—Part Two [The Analog Mind] (2022) (0)
- ChargePump PhaseLocked Loops (1996) (0)
- Basic Sampling Circuits (1995) (0)
- Noise Properties of PLL Systems (1996) (0)
- Introducing Our Sister Publication: IEEE Solid-State Circuits Letters (2017) (0)
- A Monolithic PhaseLocked Loop with Detection Processor (1996) (0)
- The Effects of a Ground Shield on the Characteristics and Performance of Spiral Inductors (2003) (0)
- A 50 MHz Phaseand FrequencyLocked Loop (1996) (0)
- Phase Noise and Jitter (2003) (0)
- An Integrated 10/5GHz Injectionlocked Quadrature LC VCO in a 0.18m digital CMOS process (2003) (0)
- Theory of AFC SynchronizationDecimal classification: R583.5. Original manuscript received by the Institute, August 21, 1952; revised manuscript received February 25, 1953. (1996) (0)
- Hopping and Direct-Sequence Applications (2001) (0)
- Delay-Locked Loops (2020) (0)
- Basic Principles of DigitaltoAnalog Conversion (1995) (0)
- ColorCarrier Reference Phase Synchronization Accuracy in NTSC Color TelevisionDecimal classification: R583. NTSC Technical Monograph No. 7, reprinted by permission of the National Television System Committee from Color System Analysis, report of NTSC Panel 12. (1996) (0)
- FA 15.4: A PGHz, 6mW BiCMOS Frequency Synthesizer (1995) (0)
- Optimization of collector-substrate capacitance for mixed signal low power BiCMOS (1994) (0)
- PhysicsBased ClosedForm Inductance Expression for Compact Modeling of Integrated Spiral Inductors (2003) (0)
- Fundamentals of Microelectronics, 2/E. (2019) (0)
- HighFrequency PhaseLocked Loops in Monolithic Bipolar Technology (1996) (0)
- Wp 3.5: a 200mhz 15mw Bicmos Sampleand-hold Amplifier with 3v Supply (1995) (0)
- Modeling and Simulation (1996) (0)
This paper list is powered by the following services:
What Schools Are Affiliated With Behzad Razavi?
Behzad Razavi is affiliated with the following schools: